code
stringlengths
35
6.69k
score
float64
6.5
11.5
module td_fused_top_fifo_w7_d2_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w7_d2_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w7_d2_S_shiftReg U_td_fused_top_fifo_w7_d2_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w7_d2_S_x_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w7_d2_S_x ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w7_d2_S_x_shiftReg U_td_fused_top_fifo_w7_d2_S_x_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w7_d7_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; default: q = sr_6; endcase end endmodule
6.827284
module td_fused_top_fifo_w7_d7_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w7_d7_S_shiftReg U_td_fused_top_fifo_w7_d7_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w7_d9_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd4; parameter DEPTH = 5'd9; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7, sr_8; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; sr_7 <= sr_6; sr_8 <= sr_7; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7, sr_8, a) begin case (a) 4'd0: q = sr_0; 4'd1: q = sr_1; 4'd2: q = sr_2; 4'd3: q = sr_3; 4'd4: q = sr_4; 4'd5: q = sr_5; 4'd6: q = sr_6; 4'd7: q = sr_7; 4'd8: q = sr_8; default: q = sr_8; endcase end endmodule
6.827284
module td_fused_top_fifo_w7_d9_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd7; parameter ADDR_WIDTH = 32'd4; parameter DEPTH = 5'd9; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 5'd1; if (mOutPtr == 5'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 5'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 5'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w7_d9_S_shiftReg U_td_fused_top_fifo_w7_d9_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d2_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d2_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d2_S_shiftReg U_td_fused_top_fifo_w8_d2_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d2_S_x_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d2_S_x ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d2_S_x_shiftReg U_td_fused_top_fifo_w8_d2_S_x_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d7_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; default: q = sr_6; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d7_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d7_S_shiftReg U_td_fused_top_fifo_w8_d7_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d7_S_x0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; default: q = sr_6; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d7_S_x0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d7_S_x0_shiftReg U_td_fused_top_fifo_w8_d7_S_x0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d7_S_x_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; default: q = sr_6; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d7_S_x ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d7_S_x_shiftReg U_td_fused_top_fifo_w8_d7_S_x_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d8_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; sr_7 <= sr_6; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; 3'd7: q = sr_7; default: q = sr_7; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d8_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d8_S_shiftReg U_td_fused_top_fifo_w8_d8_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d8_S_x0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; sr_7 <= sr_6; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; 3'd7: q = sr_7; default: q = sr_7; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d8_S_x0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d8_S_x0_shiftReg U_td_fused_top_fifo_w8_d8_S_x0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w8_d8_S_x_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; sr_7 <= sr_6; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, sr_7, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; 3'd7: q = sr_7; default: q = sr_7; endcase end endmodule
6.827284
module td_fused_top_fifo_w8_d8_S_x ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd8; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd8; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w8_d8_S_x_shiftReg U_td_fused_top_fifo_w8_d8_S_x_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w9_d2_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w9_d2_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w9_d2_S_shiftReg U_td_fused_top_fifo_w9_d2_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w9_d2_S_x_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_fifo_w9_d2_S_x ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w9_d2_S_x_shiftReg U_td_fused_top_fifo_w9_d2_S_x_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_fifo_w9_d7_S_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; sr_2 <= sr_1; sr_3 <= sr_2; sr_4 <= sr_3; sr_5 <= sr_4; sr_6 <= sr_5; end end always @(sr_0, sr_1, sr_2, sr_3, sr_4, sr_5, sr_6, a) begin case (a) 3'd0: q = sr_0; 3'd1: q = sr_1; 3'd2: q = sr_2; 3'd3: q = sr_3; 3'd4: q = sr_4; 3'd5: q = sr_5; 3'd6: q = sr_6; default: q = sr_6; endcase end endmodule
6.827284
module td_fused_top_fifo_w9_d7_S ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd9; parameter ADDR_WIDTH = 32'd3; parameter DEPTH = 4'd7; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 4'd1; if (mOutPtr == 4'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 4'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 4'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_fifo_w9_d7_S_shiftReg U_td_fused_top_fifo_w9_d7_S_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_ap_hadd_3_full_dsp_16 ( input wire aclk, input wire aclken, input wire s_axis_a_tvalid, input wire [15:0] s_axis_a_tdata, input wire s_axis_b_tvalid, input wire [15:0] s_axis_b_tdata, output wire m_axis_result_tvalid, output wire [15:0] m_axis_result_tdata ); wire res; reg [15:0] a_reg, b_reg, res_reg; always @(posedge aclk) begin if (aclken) begin a_reg <= s_axis_a_tdata; b_reg <= s_axis_b_tdata; res_reg <= res; end end `ifdef complex_dsp adder_fp u_add_fp ( .a (a_reg), .b (b_reg), .out(res) ); `else FPAddSub u_FPAddSub ( .clk(), .rst(1'b0), .a(a_reg), .b(b_reg), .operation(1'b0), .result(res), .flags() ); `endif assign m_axis_result_tdata = res_reg; endmodule
6.827284
module td_fused_top_hadd_16ns_16ns_16_5_full_dsp_1 #( parameter ID = 25, NUM_STAGE = 5, din0_WIDTH = 16, din1_WIDTH = 16, dout_WIDTH = 16 ) ( input wire clk, input wire reset, input wire ce, input wire [din0_WIDTH-1:0] din0, input wire [din1_WIDTH-1:0] din1, output wire [dout_WIDTH-1:0] dout ); //------------------------Local signal------------------- wire aclk; wire aclken; wire a_tvalid; wire [ 15:0] a_tdata; wire b_tvalid; wire [ 15:0] b_tdata; wire r_tvalid; wire [ 15:0] r_tdata; reg [din0_WIDTH-1:0] din0_buf1; reg [din1_WIDTH-1:0] din1_buf1; reg ce_r; wire [dout_WIDTH-1:0] dout_i; reg [dout_WIDTH-1:0] dout_r; //------------------------Instantiation------------------ td_fused_top_ap_hadd_3_full_dsp_16 td_fused_top_ap_hadd_3_full_dsp_16_u ( .aclk (aclk), .aclken (aclken), .s_axis_a_tvalid (a_tvalid), .s_axis_a_tdata (a_tdata), .s_axis_b_tvalid (b_tvalid), .s_axis_b_tdata (b_tdata), .m_axis_result_tvalid(r_tvalid), .m_axis_result_tdata (r_tdata) ); //------------------------Body--------------------------- assign aclk = clk; assign aclken = ce_r; assign a_tvalid = 1'b1; assign a_tdata = din0_buf1; assign b_tvalid = 1'b1; assign b_tdata = din1_buf1; assign dout_i = r_tdata; always @(posedge clk) begin if (ce) begin din0_buf1 <= din0; din1_buf1 <= din1; end end always @(posedge clk) begin ce_r <= ce; end always @(posedge clk) begin if (ce_r) begin dout_r <= dout_i; end end assign dout = ce_r ? dout_i : dout_r; endmodule
6.827284
module td_fused_top_ap_hcmp_0_no_dsp_16 ( input wire s_axis_a_tvalid, input wire [15:0] s_axis_a_tdata, input wire s_axis_b_tvalid, input wire [15:0] s_axis_b_tdata, input wire s_axis_operation_tvalid, input wire [ 7:0] s_axis_operation_tdata, output wire m_axis_result_tvalid, output wire [ 7:0] m_axis_result_tdata ); // TEMP - compare module not yet ready // In the meantime, negate operand B, add them // together, and return the sign bit of the result. wire [15:0] b_negative; wire [15:0] result; assign b_negative = {~s_axis_b_tdata[15], s_axis_b_tdata[14:0]}; `ifdef complex_dsp adder_fp u_add_fp ( .a (s_axis_a_tdata), .b (b_negative), .out(result) ); `else FPAddSub u_FPAddSub_2 ( .clk(), .rst(1'b0), .a(s_axis_a_tdata), .b(b_negative), .operation(1'b0), .result(result), .flags() ); `endif assign m_axis_result_tdata = {7'b0, result[15]}; endmodule
6.827284
module td_fused_top_hcmp_16ns_16ns_1_2_no_dsp_1 #( parameter ID = 47, NUM_STAGE = 2, din0_WIDTH = 16, din1_WIDTH = 16, dout_WIDTH = 1 ) ( input wire clk, input wire reset, input wire ce, input wire [din0_WIDTH-1:0] din0, input wire [din1_WIDTH-1:0] din1, input wire [ 4:0] opcode, output wire [dout_WIDTH-1:0] dout ); //------------------------Parameter---------------------- // AutoESL opcode localparam [4:0] AP_OEQ = 5'b00001, AP_OGT = 5'b00010, AP_OGE = 5'b00011, AP_OLT = 5'b00100, AP_OLE = 5'b00101, AP_ONE = 5'b00110, AP_UNO = 5'b01000; // FPV6 opcode localparam [7:0] OP_EQ = 8'b00010100, OP_GT = 8'b00100100, OP_GE = 8'b00110100, OP_LT = 8'b00001100, OP_LE = 8'b00011100, OP_NE = 8'b00101100, OP_UO = 8'b00000100; //------------------------Local signal------------------- wire a_tvalid; wire [ 15:0] a_tdata; wire b_tvalid; wire [ 15:0] b_tdata; wire op_tvalid; reg [ 7:0] op_tdata; wire r_tvalid; wire [ 7:0] r_tdata; reg [din0_WIDTH-1:0] din0_buf1; reg [din1_WIDTH-1:0] din1_buf1; reg [ 4:0] opcode_buf1; reg ce_r; wire [dout_WIDTH-1:0] dout_i; reg [dout_WIDTH-1:0] dout_r; //------------------------Instantiation------------------ td_fused_top_ap_hcmp_0_no_dsp_16 td_fused_top_ap_hcmp_0_no_dsp_16_u ( .s_axis_a_tvalid (a_tvalid), .s_axis_a_tdata (a_tdata), .s_axis_b_tvalid (b_tvalid), .s_axis_b_tdata (b_tdata), .s_axis_operation_tvalid(op_tvalid), .s_axis_operation_tdata (op_tdata), .m_axis_result_tvalid (r_tvalid), .m_axis_result_tdata (r_tdata) ); //------------------------Body--------------------------- assign a_tvalid = 1'b1; assign a_tdata = din0_buf1; assign b_tvalid = 1'b1; assign b_tdata = din1_buf1; assign op_tvalid = 1'b1; assign dout_i = r_tdata[0]; always @(*) begin case (opcode_buf1) AP_OEQ: op_tdata = OP_EQ; AP_OGT: op_tdata = OP_GT; AP_OGE: op_tdata = OP_GE; AP_OLT: op_tdata = OP_LT; AP_OLE: op_tdata = OP_LE; AP_ONE: op_tdata = OP_NE; AP_UNO: op_tdata = OP_UO; default: op_tdata = OP_EQ; endcase end always @(posedge clk) begin if (ce) begin din0_buf1 <= din0; din1_buf1 <= din1; opcode_buf1 <= opcode; end end always @(posedge clk) begin ce_r <= ce; end always @(posedge clk) begin if (ce_r) begin dout_r <= dout_i; end end assign dout = ce_r ? dout_i : dout_r; endmodule
6.827284
module td_fused_top_ap_hmul_2_max_dsp_16 ( input wire aclk, input wire aclken, input wire s_axis_a_tvalid, input wire [15:0] s_axis_a_tdata, input wire s_axis_b_tvalid, input wire [15:0] s_axis_b_tdata, output wire m_axis_result_tvalid, output wire [15:0] m_axis_result_tdata ); wire res; reg [15:0] a_reg, b_reg, res_reg; always @(posedge aclk) begin if (aclken) begin a_reg <= s_axis_a_tdata; b_reg <= s_axis_b_tdata; res_reg <= res; end end `ifdef complex_dsp multiply_fp u_mult_fp ( .a (a_reg), .b (b_reg), .out(res) ); `else FPMult_16 u_FPMult ( .clk(), .rst(1'b0), .a(a_reg), .b(b_reg), .result(res), .flags() ); `endif assign m_axis_result_tdata = res_reg; endmodule
6.827284
module td_fused_top_hmul_16ns_16ns_16_4_max_dsp_1 #( parameter ID = 20, NUM_STAGE = 4, din0_WIDTH = 16, din1_WIDTH = 16, dout_WIDTH = 16 ) ( input wire clk, input wire reset, input wire ce, input wire [din0_WIDTH-1:0] din0, input wire [din1_WIDTH-1:0] din1, output wire [dout_WIDTH-1:0] dout ); //------------------------Local signal------------------- wire aclk; wire aclken; wire a_tvalid; wire [ 15:0] a_tdata; wire b_tvalid; wire [ 15:0] b_tdata; wire r_tvalid; wire [ 15:0] r_tdata; reg [din0_WIDTH-1:0] din0_buf1; reg [din1_WIDTH-1:0] din1_buf1; reg ce_r; wire [dout_WIDTH-1:0] dout_i; reg [dout_WIDTH-1:0] dout_r; //------------------------Instantiation------------------ td_fused_top_ap_hmul_2_max_dsp_16 td_fused_top_ap_hmul_2_max_dsp_16_u ( .aclk (aclk), .aclken (aclken), .s_axis_a_tvalid (a_tvalid), .s_axis_a_tdata (a_tdata), .s_axis_b_tvalid (b_tvalid), .s_axis_b_tdata (b_tdata), .m_axis_result_tvalid(r_tvalid), .m_axis_result_tdata (r_tdata) ); //------------------------Body--------------------------- assign aclk = clk; assign aclken = ce_r; assign a_tvalid = 1'b1; assign a_tdata = din0_buf1; assign b_tvalid = 1'b1; assign b_tdata = din1_buf1; assign dout_i = r_tdata; always @(posedge clk) begin if (ce) begin din0_buf1 <= din0; din1_buf1 <= din1; end end always @(posedge clk) begin ce_r <= ce; end always @(posedge clk) begin if (ce_r) begin dout_r <= dout_i; end end assign dout = ce_r ? dout_i : dout_r; endmodule
6.827284
module td_fused_top_hsub_16ns_16ns_16_5_full_dsp_1 #( parameter ID = 37, NUM_STAGE = 5, din0_WIDTH = 16, din1_WIDTH = 16, dout_WIDTH = 16 ) ( input wire clk, input wire reset, input wire ce, input wire [din0_WIDTH-1:0] din0, input wire [din1_WIDTH-1:0] din1, output wire [dout_WIDTH-1:0] dout ); //------------------------Local signal------------------- wire aclk; wire aclken; wire a_tvalid; wire [ 15:0] a_tdata; wire b_tvalid; wire [ 15:0] b_tdata; wire r_tvalid; wire [ 15:0] r_tdata; reg [din0_WIDTH-1:0] din0_buf1; reg [din1_WIDTH-1:0] din1_buf1; reg ce_r; wire [dout_WIDTH-1:0] dout_i; reg [dout_WIDTH-1:0] dout_r; //------------------------Instantiation------------------ // Just replace with the hadd, logic is similar enough. //td_fused_top_ap_hsub_3_full_dsp_16 td_fused_top_ap_hsub_3_full_dsp_16_u ( td_fused_top_ap_hadd_3_full_dsp_16 td_fused_top_ap_hsub_3_full_dsp_16_u ( .aclk (aclk), .aclken (aclken), .s_axis_a_tvalid (a_tvalid), .s_axis_a_tdata (a_tdata), .s_axis_b_tvalid (b_tvalid), .s_axis_b_tdata (b_tdata), .m_axis_result_tvalid(r_tvalid), .m_axis_result_tdata (r_tdata) ); //------------------------Body--------------------------- assign aclk = clk; assign aclken = ce_r; assign a_tvalid = 1'b1; assign a_tdata = din0_buf1; assign b_tvalid = 1'b1; assign b_tdata = din1_buf1; assign dout_i = r_tdata; always @(posedge clk) begin if (ce) begin din0_buf1 <= din0; din1_buf1 <= din1; end end always @(posedge clk) begin ce_r <= ce; end always @(posedge clk) begin if (ce_r) begin dout_r <= dout_i; end end assign dout = ce_r ? dout_i : dout_r; endmodule
6.827284
module td_fused_top_mac_muladd_10s_9ns_8ns_16_4_1_DSP48_0 ( input clk, input rst, input ce, input [10 - 1:0] in0, input [9 - 1:0] in1, input [8 - 1:0] in2, output [16 - 1:0] dout ); wire [27 - 1:0] a; wire [18 - 1:0] b; wire [48 - 1:0] c; wire [45 - 1:0] m; wire [48 - 1:0] p; reg [45 - 1:0] m_reg; reg [27 - 1:0] a_reg; reg [18 - 1:0] b_reg; reg [48 - 1:0] p_reg; assign a = (in0); assign b = (in1); assign c = (in2); assign m = a_reg * b_reg; assign p = m_reg + c; always @(posedge clk) begin if (ce) begin m_reg <= m; a_reg <= a; b_reg <= b; p_reg <= p; end end assign dout = p_reg; endmodule
6.827284
module td_fused_top_mac_muladd_10s_9ns_8ns_16_4_1 ( clk, reset, ce, din0, din1, din2, dout ); parameter ID = 32'd1; parameter NUM_STAGE = 32'd1; parameter din0_WIDTH = 32'd1; parameter din1_WIDTH = 32'd1; parameter din2_WIDTH = 32'd1; parameter dout_WIDTH = 32'd1; input clk; input reset; input ce; input [din0_WIDTH - 1:0] din0; input [din1_WIDTH - 1:0] din1; input [din2_WIDTH - 1:0] din2; output [dout_WIDTH - 1:0] dout; td_fused_top_mac_muladd_10s_9ns_8ns_16_4_1_DSP48_0 td_fused_top_mac_muladd_10s_9ns_8ns_16_4_1_DSP48_0_U( .clk (clk), .rst (reset), .ce (ce), .in0 (din0), .in1 (din1), .in2 (din2), .dout(dout) ); endmodule
6.827284
module td_fused_top_mul_10s_9ns_16_1_1_Multiplier_0 ( a, b, p ); input [10 - 1 : 0] a; input [9 - 1 : 0] b; output [16 - 1 : 0] p; assign p = (a) * ({1'b0, b}); endmodule
6.827284
module td_fused_top_mul_10s_9ns_16_1_1 ( din0, din1, dout ); parameter ID = 32'd1; parameter NUM_STAGE = 32'd1; parameter din0_WIDTH = 32'd1; parameter din1_WIDTH = 32'd1; parameter dout_WIDTH = 32'd1; input [din0_WIDTH - 1:0] din0; input [din1_WIDTH - 1:0] din1; output [dout_WIDTH - 1:0] dout; td_fused_top_mul_10s_9ns_16_1_1_Multiplier_0 td_fused_top_mul_10s_9ns_16_1_1_Multiplier_0_U ( .a(din0), .b(din1), .p(dout) ); endmodule
6.827284
module td_fused_top_regslice_both #( parameter DataWidth = 32 ) ( input ap_clk, input ap_rst, input [DataWidth-1:0] data_in, input vld_in, output ack_in, output [DataWidth-1:0] data_out, output vld_out, input ack_out, output apdone_blk ); reg [1:0] B_V_data_1_state; wire [DataWidth-1:0] B_V_data_1_data_in; reg [DataWidth-1:0] B_V_data_1_data_out; wire B_V_data_1_vld_reg; wire B_V_data_1_vld_in; wire B_V_data_1_vld_out; reg [DataWidth-1:0] B_V_data_1_payload_A; reg [DataWidth-1:0] B_V_data_1_payload_B; reg B_V_data_1_sel_rd; reg B_V_data_1_sel_wr; wire B_V_data_1_sel; wire B_V_data_1_load_A; wire B_V_data_1_load_B; wire B_V_data_1_state_cmp_full; wire B_V_data_1_ack_in; wire B_V_data_1_ack_out; always @(posedge ap_clk) begin if (ap_rst == 1'b1) begin B_V_data_1_sel_rd <= 1'b0; end else begin if (((1'b1 == B_V_data_1_vld_out) & (1'b1 == B_V_data_1_ack_out))) begin B_V_data_1_sel_rd <= ~B_V_data_1_sel_rd; end else begin B_V_data_1_sel_rd <= B_V_data_1_sel_rd; end end end always @(posedge ap_clk) begin if (ap_rst == 1'b1) begin B_V_data_1_sel_wr <= 1'b0; end else begin if (((1'b1 == B_V_data_1_vld_in) & (1'b1 == B_V_data_1_ack_in))) begin B_V_data_1_sel_wr <= ~B_V_data_1_sel_wr; end else begin B_V_data_1_sel_wr <= B_V_data_1_sel_wr; end end end always @(posedge ap_clk) begin if (ap_rst == 1'b1) begin B_V_data_1_state <= 2'd0; end else begin if ((((2'd3 == B_V_data_1_state) & (1'b0 == B_V_data_1_vld_in) & (1'b1 == B_V_data_1_ack_out)) | ((2'd2 == B_V_data_1_state) & (1'b0 == B_V_data_1_vld_in)))) begin B_V_data_1_state <= 2'd2; end else if ((((2'd1 == B_V_data_1_state) & (1'b0 == B_V_data_1_ack_out)) | ((2'd3 == B_V_data_1_state) & (1'b0 == B_V_data_1_ack_out) & (1'b1 == B_V_data_1_vld_in)))) begin B_V_data_1_state <= 2'd1; end else if ((((2'd1 == B_V_data_1_state) & (1'b1 == B_V_data_1_ack_out)) | (~((1'b0 == B_V_data_1_ack_out) & (1'b1 == B_V_data_1_vld_in)) & ~((1'b0 == B_V_data_1_vld_in) & (1'b1 == B_V_data_1_ack_out)) & (2'd3 == B_V_data_1_state)) | ((2'd2 == B_V_data_1_state) & (1'b1 == B_V_data_1_vld_in)))) begin B_V_data_1_state <= 2'd3; end else begin B_V_data_1_state <= 2'd2; end end end always @(posedge ap_clk) begin if ((1'b1 == B_V_data_1_load_A)) begin B_V_data_1_payload_A <= B_V_data_1_data_in; end end always @(posedge ap_clk) begin if ((1'b1 == B_V_data_1_load_B)) begin B_V_data_1_payload_B <= B_V_data_1_data_in; end end always @(*) begin if ((1'b1 == B_V_data_1_sel)) begin B_V_data_1_data_out = B_V_data_1_payload_B; end else begin B_V_data_1_data_out = B_V_data_1_payload_A; end end assign B_V_data_1_ack_in = B_V_data_1_state[1'd1]; assign B_V_data_1_load_A = (~B_V_data_1_sel_wr & B_V_data_1_state_cmp_full); assign B_V_data_1_load_B = (B_V_data_1_state_cmp_full & B_V_data_1_sel_wr); assign B_V_data_1_sel = B_V_data_1_sel_rd; assign B_V_data_1_state_cmp_full = ((B_V_data_1_state != 2'd1) ? 1'b1 : 1'b0); assign B_V_data_1_vld_out = B_V_data_1_state[1'd0]; assign ack_in = B_V_data_1_ack_in; assign B_V_data_1_data_in = data_in; assign B_V_data_1_vld_in = vld_in; assign vld_out = B_V_data_1_vld_out; assign data_out = B_V_data_1_data_out; assign B_V_data_1_ack_out = ack_out; assign apdone_blk = ((B_V_data_1_state == 2'd3 && ack_out == 1'b0) | (B_V_data_1_state == 2'd1)); endmodule
6.827284
module td_fused_top_start_for_tdf10_readFilters68_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf10_readFilters68_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf10_readFilters68_U0_shiftReg U_td_fused_top_start_for_tdf10_readFilters68_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf11_readFilters74_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf11_readFilters74_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf11_readFilters74_U0_shiftReg U_td_fused_top_start_for_tdf11_readFilters74_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf12_readFilters78_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf12_readFilters78_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf12_readFilters78_U0_shiftReg U_td_fused_top_start_for_tdf12_readFilters78_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf1_readFilters18_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf1_readFilters18_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf1_readFilters18_U0_shiftReg U_td_fused_top_start_for_tdf1_readFilters18_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf2_readFilters24_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf2_readFilters24_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf2_readFilters24_U0_shiftReg U_td_fused_top_start_for_tdf2_readFilters24_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf3_readFilters30_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf3_readFilters30_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf3_readFilters30_U0_shiftReg U_td_fused_top_start_for_tdf3_readFilters30_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf4_readFilters36_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf4_readFilters36_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf4_readFilters36_U0_shiftReg U_td_fused_top_start_for_tdf4_readFilters36_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf5_readFilters40_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf5_readFilters40_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf5_readFilters40_U0_shiftReg U_td_fused_top_start_for_tdf5_readFilters40_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf6_readFilters46_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf6_readFilters46_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf6_readFilters46_U0_shiftReg U_td_fused_top_start_for_tdf6_readFilters46_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf7_readFilters52_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf7_readFilters52_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf7_readFilters52_U0_shiftReg U_td_fused_top_start_for_tdf7_readFilters52_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf8_readFilters56_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf8_readFilters56_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf8_readFilters56_U0_shiftReg U_td_fused_top_start_for_tdf8_readFilters56_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_start_for_tdf9_readFilters62_U0_shiftReg ( clk, data, ce, a, q ); parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input [DATA_WIDTH-1:0] data; input ce; input [ADDR_WIDTH-1:0] a; output reg [DATA_WIDTH-1:0] q; reg [DATA_WIDTH-1:0] sr_0, sr_1; integer i; always @(posedge clk) begin if (ce) begin sr_0 <= data; sr_1 <= sr_0; end end always @(sr_0, sr_1, a) begin case (a) 1'd0: q = sr_0; 1'd1: q = sr_1; default: q = sr_1; endcase end endmodule
6.827284
module td_fused_top_start_for_tdf9_readFilters62_U0 ( clk, reset, if_empty_n, if_read_ce, if_read, if_dout, if_full_n, if_write_ce, if_write, if_din ); parameter MEM_STYLE = "shiftreg"; parameter DATA_WIDTH = 32'd1; parameter ADDR_WIDTH = 32'd1; parameter DEPTH = 2'd2; input clk; input reset; output if_empty_n; input if_read_ce; input if_read; output [DATA_WIDTH - 1:0] if_dout; output if_full_n; input if_write_ce; input if_write; input [DATA_WIDTH - 1:0] if_din; wire [ADDR_WIDTH - 1:0] shiftReg_addr; wire [DATA_WIDTH - 1:0] shiftReg_data, shiftReg_q; wire shiftReg_ce; reg [ADDR_WIDTH:0] mOutPtr = ~{(ADDR_WIDTH + 1) {1'b0}}; reg internal_empty_n = 0; reg internal_full_n = 1; assign if_full_n = internal_full_n; assign if_empty_n = internal_empty_n; assign shiftReg_data = if_din; assign if_dout = shiftReg_q; always @(posedge clk) begin if (reset == 1'b1) begin mOutPtr <= ~{ADDR_WIDTH + 1{1'b0}}; internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else begin if (((if_read & if_read_ce) == 1 & internal_empty_n == 1) && ((if_write & if_write_ce) == 0 | internal_full_n == 0)) begin mOutPtr <= mOutPtr - 2'd1; if (mOutPtr == 2'd0) internal_empty_n <= 1'b0; internal_full_n <= 1'b1; end else if (((if_read & if_read_ce) == 0 | internal_empty_n == 0) && ((if_write & if_write_ce) == 1 & internal_full_n == 1)) begin mOutPtr <= mOutPtr + 2'd1; internal_empty_n <= 1'b1; if (mOutPtr == DEPTH - 2'd2) internal_full_n <= 1'b0; end end end assign shiftReg_addr = mOutPtr[ADDR_WIDTH] == 1'b0 ? mOutPtr[ADDR_WIDTH-1:0] : {ADDR_WIDTH{1'b0}}; assign shiftReg_ce = (if_write & if_write_ce) & internal_full_n; td_fused_top_start_for_tdf9_readFilters62_U0_shiftReg U_td_fused_top_start_for_tdf9_readFilters62_U0_ram ( .clk(clk), .data(shiftReg_data), .ce(shiftReg_ce), .a(shiftReg_addr), .q(shiftReg_q) ); endmodule
6.827284
module td_fused_top_tdf10_adjustments_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 48; parameter AWIDTH = 9; parameter MEM_SIZE = 512; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf10_adjustments ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd48; parameter AddressRange = 32'd512; parameter AddressWidth = 32'd9; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf10_adjustments_ram td_fused_top_tdf10_adjustments_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf10_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 64; parameter AWIDTH = 17; parameter MEM_SIZE = 73728; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf10_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd64; parameter AddressRange = 32'd73728; parameter AddressWidth = 32'd17; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf10_filters_ram td_fused_top_tdf10_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf10_l2_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 15; parameter MEM_SIZE = 32768; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf10_l2_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd32768; parameter AddressWidth = 32'd15; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf10_l2_filters_ram td_fused_top_tdf10_l2_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf10_l2_writeOutputs_165_running_sums_3_ram ( addr0, ce0, d0, we0, addr1, ce1, q1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 6; parameter MEM_SIZE = 64; input [AWIDTH-1:0] addr0; input ce0; input [DWIDTH-1:0] d0; input we0; input [AWIDTH-1:0] addr1; input ce1; output reg [DWIDTH-1:0] q1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; //initial begin // $readmemh("./td_fused_top_tdf10_l2_writeOutputs_165_running_sums_3_ram.dat", ram); //end always @(posedge clk) begin if (ce0) begin if (we0) ram[addr0] <= d0; end end always @(posedge clk) begin if (ce1) begin q1 <= ram[addr1]; end end endmodule
6.827284
module td_fused_top_tdf10_l2_writeOutputs_165_running_sums_3 ( reset, clk, address0, ce0, we0, d0, address1, ce1, q1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd64; parameter AddressWidth = 32'd6; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; input we0; input [DataWidth - 1:0] d0; input [AddressWidth - 1:0] address1; input ce1; output [DataWidth - 1:0] q1; td_fused_top_tdf10_l2_writeOutputs_165_running_sums_3_ram td_fused_top_tdf10_l2_writeOutputs_165_running_sums_3_ram_U( .clk(clk), .addr0(address0), .ce0(ce0), .we0(we0), .d0(d0), .addr1(address1), .ce1(ce1), .q1(q1) ); endmodule
6.827284
module td_fused_top_tdf11_l2_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 16; parameter MEM_SIZE = 65536; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf11_l2_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd65536; parameter AddressWidth = 32'd16; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf11_l2_filters_ram td_fused_top_tdf11_l2_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf11_l2_writeOutputs_171_running_sums_2_ram ( addr0, ce0, d0, we0, addr1, ce1, q1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 7; parameter MEM_SIZE = 128; input [AWIDTH-1:0] addr0; input ce0; input [DWIDTH-1:0] d0; input we0; input [AWIDTH-1:0] addr1; input ce1; output reg [DWIDTH-1:0] q1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; //initial begin // $readmemh("./td_fused_top_tdf11_l2_writeOutputs_171_running_sums_2_ram.dat", ram); //end always @(posedge clk) begin if (ce0) begin if (we0) ram[addr0] <= d0; end end always @(posedge clk) begin if (ce1) begin q1 <= ram[addr1]; end end endmodule
6.827284
module td_fused_top_tdf11_l2_writeOutputs_171_running_sums_2 ( reset, clk, address0, ce0, we0, d0, address1, ce1, q1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd128; parameter AddressWidth = 32'd7; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; input we0; input [DataWidth - 1:0] d0; input [AddressWidth - 1:0] address1; input ce1; output [DataWidth - 1:0] q1; td_fused_top_tdf11_l2_writeOutputs_171_running_sums_2_ram td_fused_top_tdf11_l2_writeOutputs_171_running_sums_2_ram_U( .clk(clk), .addr0(address0), .ce0(ce0), .we0(we0), .d0(d0), .addr1(address1), .ce1(ce1), .q1(q1) ); endmodule
6.827284
module td_fused_top_tdf12_adjustments_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 48; parameter AWIDTH = 10; parameter MEM_SIZE = 1000; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf12_adjustments ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd48; parameter AddressRange = 32'd1000; parameter AddressWidth = 32'd10; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf12_adjustments_ram td_fused_top_tdf12_adjustments_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf12_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 17; parameter MEM_SIZE = 128000; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf12_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd128000; parameter AddressWidth = 32'd17; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf12_filters_ram td_fused_top_tdf12_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf1_adjustments_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 48; parameter AWIDTH = 4; parameter MEM_SIZE = 16; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf1_adjustments ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd48; parameter AddressRange = 32'd16; parameter AddressWidth = 32'd4; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf1_adjustments_ram td_fused_top_tdf1_adjustments_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf1_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 9; parameter MEM_SIZE = 432; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf1_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd432; parameter AddressWidth = 32'd9; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf1_filters_ram td_fused_top_tdf1_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf2_adjustments_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 48; parameter AWIDTH = 5; parameter MEM_SIZE = 32; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf2_adjustments ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd48; parameter AddressRange = 32'd32; parameter AddressWidth = 32'd5; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf2_adjustments_ram td_fused_top_tdf2_adjustments_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf2_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 13; parameter MEM_SIZE = 4608; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf2_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd4608; parameter AddressWidth = 32'd13; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf2_filters_ram td_fused_top_tdf2_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf3_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 9; parameter MEM_SIZE = 512; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf3_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd512; parameter AddressWidth = 32'd9; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf3_filters_ram td_fused_top_tdf3_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf4_adjustments_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 48; parameter AWIDTH = 7; parameter MEM_SIZE = 128; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf4_adjustments ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd48; parameter AddressRange = 32'd128; parameter AddressWidth = 32'd7; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf4_adjustments_ram td_fused_top_tdf4_adjustments_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf4_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 15; parameter MEM_SIZE = 18432; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf4_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd18432; parameter AddressWidth = 32'd15; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf4_filters_ram td_fused_top_tdf4_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf4_l2_filters_ram ( addr0, ce0, q0, addr1, ce1, d1, we1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 11; parameter MEM_SIZE = 2048; input [AWIDTH-1:0] addr0; input ce0; output wire [DWIDTH-1:0] q0; input [AWIDTH-1:0] addr1; input ce1; input [DWIDTH-1:0] d1; input we1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; wire [AWIDTH-1:0] addr0_t0; reg [AWIDTH-1:0] addr0_t1; reg [DWIDTH-1:0] q0_t0; reg [DWIDTH-1:0] q0_t1; wire [AWIDTH-1:0] addr1_t0; reg [AWIDTH-1:0] addr1_t1; wire [DWIDTH-1:0] d1_t0; wire we1_t0; reg [DWIDTH-1:0] d1_t1; reg we1_t1; assign addr0_t0 = addr0; assign q0 = q0_t1; assign addr1_t0 = addr1; assign d1_t0 = d1; assign we1_t0 = we1; always @(posedge clk) begin if (ce0) begin addr0_t1 <= addr0_t0; q0_t1 <= q0_t0; end if (ce1) begin addr1_t1 <= addr1_t0; d1_t1 <= d1_t0; we1_t1 <= we1_t0; end end always @(posedge clk) begin if (ce0) begin q0_t0 <= ram[addr0_t1]; end end always @(posedge clk) begin if (ce1) begin if (we1_t1) ram[addr1_t1] <= d1_t1; end end endmodule
6.827284
module td_fused_top_tdf4_l2_filters ( reset, clk, address0, ce0, q0, address1, ce1, we1, d1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd2048; parameter AddressWidth = 32'd11; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; output [DataWidth - 1:0] q0; input [AddressWidth - 1:0] address1; input ce1; input we1; input [DataWidth - 1:0] d1; td_fused_top_tdf4_l2_filters_ram td_fused_top_tdf4_l2_filters_ram_U ( .clk(clk), .addr0(address0), .ce0(ce0), .q0(q0), .addr1(address1), .ce1(ce1), .we1(we1), .d1(d1) ); endmodule
6.827284
module td_fused_top_tdf4_l2_writeOutputs_133_running_sums_1_ram ( addr0, ce0, d0, we0, addr1, ce1, q1, clk ); parameter DWIDTH = 16; parameter AWIDTH = 4; parameter MEM_SIZE = 16; input [AWIDTH-1:0] addr0; input ce0; input [DWIDTH-1:0] d0; input we0; input [AWIDTH-1:0] addr1; input ce1; output reg [DWIDTH-1:0] q1; input clk; reg [DWIDTH-1:0] ram[MEM_SIZE-1:0]; //initial begin // $readmemh("./td_fused_top_tdf4_l2_writeOutputs_133_running_sums_1_ram.dat", ram); //end always @(posedge clk) begin if (ce0) begin if (we0) ram[addr0] <= d0; end end always @(posedge clk) begin if (ce1) begin q1 <= ram[addr1]; end end endmodule
6.827284
module td_fused_top_tdf4_l2_writeOutputs_133_running_sums_1 ( reset, clk, address0, ce0, we0, d0, address1, ce1, q1 ); parameter DataWidth = 32'd16; parameter AddressRange = 32'd16; parameter AddressWidth = 32'd4; input reset; input clk; input [AddressWidth - 1:0] address0; input ce0; input we0; input [DataWidth - 1:0] d0; input [AddressWidth - 1:0] address1; input ce1; output [DataWidth - 1:0] q1; td_fused_top_tdf4_l2_writeOutputs_133_running_sums_1_ram td_fused_top_tdf4_l2_writeOutputs_133_running_sums_1_ram_U( .clk(clk), .addr0(address0), .ce0(ce0), .we0(we0), .d0(d0), .addr1(address1), .ce1(ce1), .q1(q1) ); endmodule
6.827284